1. <tt id="5hhch"><source id="5hhch"></source></tt>
    1. <xmp id="5hhch"></xmp>

  2. <xmp id="5hhch"><rt id="5hhch"></rt></xmp>

    <rp id="5hhch"></rp>
        <dfn id="5hhch"></dfn>

      1. 筆試題physical design

        時間:2023-03-23 20:40:19 筆試題目 我要投稿
        • 相關(guān)推薦

        筆試題(physical design)

        physical design

        筆試題(physical design)

        1.before tape-out,which routine check should be performed for your layout database in 0.18 um process?
        a.drc
        b.lvs
        c.drc&antenna
        e.simulation
        2.how to fix antenna effect?
        a.make the wire wider and shorter
        b.change lower metal to upper metal
        c.connect with diode of metal and diffusion
        d.change upper metal to lower metal
        e.b&c
        3.please expain lvs
        a.logic versus schematic
        b.layout versus schematic
        c.layout via synthesis
        d.logic via synthesis
        4.how to control clock skew?
        a.get balanced clock tree
        b.decrease the fanout
        c.add clock buffer evenly
        d.decrease clock latency
        5.how to avoid hold_time violation?
        a.lower the clock speed
        b.the clock arrive later
        c.the clock arrive earlier
        d.the data arrive later
        e.the data arrive earlier
        6.what kinds of factors reflect good floor plan?
        a.easy routing
        b.easy timing met
        c.enough power supply
        d.a&b
        e.a&b&c
        7.what cause cell delay?
        a.input-pin transition time
        b.output-pin capacitance.
        c.output-pin resistance
        d.a&b
        e.b&c
        8.why need i/o pads for each chip?
        a.esd protection
        b.voltage level shift
        c.latch-up prevention
        d.a&c
        e.a&b&c
        9.which one is worse-case in 0.18um process?
        1.1.8v,25c
        2.1.98v,125c
        3.1.62v,-40c
        4.1.62v,125c
        5.1.98v,-40c
        10.if power plan is not good,what’ll happen to the chip?
        a.hot-spot
        b.voltage drop
        c.timing not met
        d.routing is tough
        e.all of above

        【筆試題physical design】相關(guān)文章:

        NViDIA筆試題(Physical Design Engineer)08-09

        circuit design 筆試題08-10

        AMD GPU ASIC Design Engineer筆試題08-09

        迅雷2011.10.21筆試題08-10

        中興2015筆試題08-02

        Graphic Design Cover Letters07-07

        Furniture Design Resume Writing05-23

        Physical Education Teacher Cover Letter07-08

        Physical education graduates in English resume07-14

        国产高潮无套免费视频_久久九九兔免费精品6_99精品热6080YY久久_国产91久久久久久无码

        1. <tt id="5hhch"><source id="5hhch"></source></tt>
          1. <xmp id="5hhch"></xmp>

        2. <xmp id="5hhch"><rt id="5hhch"></rt></xmp>

          <rp id="5hhch"></rp>
              <dfn id="5hhch"></dfn>